TY - GEN
T1 - 4-Gb/s low-power PRBS Generator with wave-pipeline technique in 0.18-μm CMOS
AU - Sasaki, Masahiro
AU - Ikeda, Makoto
AU - Asada, Kunihiro
PY - 2006/12/1
Y1 - 2006/12/1
N2 - A 4-Gb/s, low-power, 231-1 output length, Pseudo Random Binary Sequence (PRBS) generator with a wave-pipeline technique is presented. A thirty-one stages Linear Feedback Shift Register (LFSR), whose feedback taps are connected to the first stage through EXOR, is adopted. In this LFSR, each stage consists of D-FF employing a True Single Phase Clock (TSPC) type to increase the operating frequency. In the conventional design, to obtain correct output from feedback loop under high-speed operation, the propagation delay of the critical path containing D-FF and EXOR must be less than one shifting clock period. The proposed wave-pipeline technique bypasses the portion of feedback loop, and thereby relaxes the restriction of this path up to two shifting clock periods. Applying this method, the delay of critical path can be reduced to D-FF's one. As a result of this improvement, the proposed generator operates at 48% higher frequency than the conventional one. Besides the performance enhancement, this generator occupies small area and consumes low power because of employing standard CMOS logic. Therefore, the proposed circuit can be implemented in System on Chip (SoC) and perform an Accelerated Error Test as a part of Built-in Self Tester (BIST) for the serial link based on standard static CMOS logic. This circuit was simulated in a 0.18-μm 1P5M CMOS process. The total power dissipation at 4-Gb/s and 1.8-V supply voltage is 9.5mW and the active area is 0.004mm2.
AB - A 4-Gb/s, low-power, 231-1 output length, Pseudo Random Binary Sequence (PRBS) generator with a wave-pipeline technique is presented. A thirty-one stages Linear Feedback Shift Register (LFSR), whose feedback taps are connected to the first stage through EXOR, is adopted. In this LFSR, each stage consists of D-FF employing a True Single Phase Clock (TSPC) type to increase the operating frequency. In the conventional design, to obtain correct output from feedback loop under high-speed operation, the propagation delay of the critical path containing D-FF and EXOR must be less than one shifting clock period. The proposed wave-pipeline technique bypasses the portion of feedback loop, and thereby relaxes the restriction of this path up to two shifting clock periods. Applying this method, the delay of critical path can be reduced to D-FF's one. As a result of this improvement, the proposed generator operates at 48% higher frequency than the conventional one. Besides the performance enhancement, this generator occupies small area and consumes low power because of employing standard CMOS logic. Therefore, the proposed circuit can be implemented in System on Chip (SoC) and perform an Accelerated Error Test as a part of Built-in Self Tester (BIST) for the serial link based on standard static CMOS logic. This circuit was simulated in a 0.18-μm 1P5M CMOS process. The total power dissipation at 4-Gb/s and 1.8-V supply voltage is 9.5mW and the active area is 0.004mm2.
UR - http://www.scopus.com/inward/record.url?scp=47349109814&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=47349109814&partnerID=8YFLogxK
U2 - 10.1109/ICECS.2006.379961
DO - 10.1109/ICECS.2006.379961
M3 - Conference contribution
AN - SCOPUS:47349109814
SN - 1424403952
SN - 9781424403950
T3 - Proceedings of the IEEE International Conference on Electronics, Circuits, and Systems
SP - 1007
EP - 1010
BT - ICECS 2006 - 13th IEEE International Conference on Electronics, Circuits and Systems
T2 - ICECS 2006 - 13th IEEE International Conference on Electronics, Circuits and Systems
Y2 - 10 December 2006 through 13 December 2006
ER -