Abstract
This paper describes an automated design technique to reduce power by making use of two supply voltages. The technique consists of structure synthesis, placement, and routing. The structure synthesizer clusters the gates off the critical paths so as to supply the reduced voltage to save power. The placement and routing tool assigns either the reduced voltage or the unreduced one to each row so as to minimize the area overhead. The reduced supply voltage is also exploited in a clock tree to reduce power. Combining these techniques together, we applied it to a media processor chip. The combined technique reduced the power by 47% in random-logic modules and by 73% in the clock tree, while keeping the performance.
Original language | English |
---|---|
Pages (from-to) | 463-472 |
Number of pages | 10 |
Journal | IEEE Journal of Solid-State Circuits |
Volume | 33 |
Issue number | 3 |
DOIs | |
Publication status | Published - 1998 Mar 1 |
Externally published | Yes |
ASJC Scopus subject areas
- Electrical and Electronic Engineering