TY - GEN
T1 - A coarse grained-reconfigurable accelerator with energy efficient MTJ-based non-volatile flip-flops
AU - Ikezoe, Takeharu
AU - Amano, Hideharu
AU - Akaike, Junya
AU - Usami, Kimiyoshi
AU - Kudo, Masaru
AU - Hiraga, Keizo
AU - Shuto, Yusuke
AU - Yagami, Kojiro
N1 - Publisher Copyright:
© 2018 IEEE.
PY - 2019/2/13
Y1 - 2019/2/13
N2 - Recent IoT devices are required to be an extremely low power in idle time, while a certain performance is required in active time. NVCMA (Non-volatile Cool Mega Array) is a coarse-grain reconfigurable accelerator (CGRA) providing memory elements with spin transfer torque type non-volatile memory technology to keep data when the power gating is applied. Here, in order to reduce the energy for storing data into non-volatile Flip Flops (NVFF)s, a verification mechanism is introduced. The data are written with a storing time much shorter than usual. If the verification result is not correct, the next trial is done until all results are verified. This approach can omit unnecessary energy for using long writing time with margin considering variation and temperature. For NVCMA, we propose a power manager which controls store, restore, verification, sleep-down and wake-up by extending micro-instructions of the original CMA. Sophisticated power management both for storing data into NVFFs and power gating is integrated into the application program, and the content of data memory can be stored in NVFFs as required as well as configuration data and micro-instructions. Total NVFFs are divided into 10 independent domains which can be controlled independently. Power management instructions are designed so as to reduce the number of instructions as possible by using the bit-map registers and compound instructions. By using the short store with verification, the energy for storing data was reduced by 30% in average. The ever-on leakage power is just about 4% of the total leakage which can be saved by the power gating. Compared with the hard-wired implementation, the proposed power manager increases the area by 17.7%, yet the total area overhead is only 4%.
AB - Recent IoT devices are required to be an extremely low power in idle time, while a certain performance is required in active time. NVCMA (Non-volatile Cool Mega Array) is a coarse-grain reconfigurable accelerator (CGRA) providing memory elements with spin transfer torque type non-volatile memory technology to keep data when the power gating is applied. Here, in order to reduce the energy for storing data into non-volatile Flip Flops (NVFF)s, a verification mechanism is introduced. The data are written with a storing time much shorter than usual. If the verification result is not correct, the next trial is done until all results are verified. This approach can omit unnecessary energy for using long writing time with margin considering variation and temperature. For NVCMA, we propose a power manager which controls store, restore, verification, sleep-down and wake-up by extending micro-instructions of the original CMA. Sophisticated power management both for storing data into NVFFs and power gating is integrated into the application program, and the content of data memory can be stored in NVFFs as required as well as configuration data and micro-instructions. Total NVFFs are divided into 10 independent domains which can be controlled independently. Power management instructions are designed so as to reduce the number of instructions as possible by using the bit-map registers and compound instructions. By using the short store with verification, the energy for storing data was reduced by 30% in average. The ever-on leakage power is just about 4% of the total leakage which can be saved by the power gating. Compared with the hard-wired implementation, the proposed power manager increases the area by 17.7%, yet the total area overhead is only 4%.
UR - http://www.scopus.com/inward/record.url?scp=85063152853&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=85063152853&partnerID=8YFLogxK
U2 - 10.1109/RECONFIG.2018.8641712
DO - 10.1109/RECONFIG.2018.8641712
M3 - Conference contribution
AN - SCOPUS:85063152853
T3 - 2018 International Conference on Reconfigurable Computing and FPGAs, ReConFig 2018
BT - 2018 International Conference on Reconfigurable Computing and FPGAs, ReConFig 2018
A2 - Andrews, David
A2 - Feregrino, Claudia
A2 - Cumplido, Rene
A2 - Stroobandt, Dirk
PB - Institute of Electrical and Electronics Engineers Inc.
T2 - 2018 International Conference on Reconfigurable Computing and FPGAs, ReConFig 2018
Y2 - 3 December 2018 through 5 December 2018
ER -