Anti-resonance peak damping of PDN impedance by on-board snubber circuits

You Iijima, Masataka Matsumura, Toshio Sudo

研究成果: Conference contribution

3 被引用数 (Scopus)

抄録

Simultaneous switching noise (SSN) is a serious design issue to stabilize logic operation and to reduce electromagnetic interference (EMI) in advanced CMOS circuits and systems. Ringing frequency observed in the SSN waveforms is strongly related to the anti-resonance peak frequency of total PDN impedance. In this paper, on-board snubber (RC series circuit) was investigated to improve power supply integrity in a FPGA (Field Programmable Gate Array) board. The on-board snubber circuits was added just at the beneath of the power supply terminals of the FPGA to effectively suppress the anti-resonance peak of the total PDN impedance. Design space to damp the anti-resonance peak was examined. In particular, the values of on-board capacitance and resistance of snubber circuit has been examined by using circuit analysis tool and field solver.

本文言語English
ホスト出版物のタイトル2012 IEEE Electrical Design of Advanced Packaging and Systems Symposium, EDAPS 2012
ページ127-130
ページ数4
DOI
出版ステータスPublished - 2012 12月 1
イベント2012 IEEE Electrical Design of Advanced Packaging and Systems Symposium, EDAPS 2012 - Taipei, Taiwan, Province of China
継続期間: 2012 12月 92012 12月 11

出版物シリーズ

名前2012 IEEE Electrical Design of Advanced Packaging and Systems Symposium, EDAPS 2012

Conference

Conference2012 IEEE Electrical Design of Advanced Packaging and Systems Symposium, EDAPS 2012
国/地域Taiwan, Province of China
CityTaipei
Period12/12/912/12/11

ASJC Scopus subject areas

  • 電子工学および電気工学

フィンガープリント

「Anti-resonance peak damping of PDN impedance by on-board snubber circuits」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。

引用スタイル