Chip-level performance maximization using ASIS (Application-specific Interconnect Structure) wiring design concept for 45 nm CMOS devices

N. Oda, H. Imura, N. Kawahara, M. Tagami, H. Kunishima, S. Sone, S. Ohnishi, K. Yamada, Y. Kakuhara, M. Sekine, Y. Hayashi, K. Ueno

研究成果: Conference contribution

抄録

A novel interconnect design concept named "ASIS (Application-specific Interconnect Structure)" is presented for 45 nm CMOS performance maximization. Basic scheme of ASIS is that corresponding to applications, such as high-performance, low-power or high reliability, interconnect structure as well as metal thickness is individually optimized in order to maximize chip-level performance matched to the application. Our investigation shows that for low power application, the increased resistivity of scaled-down Cu-wire is not a main issue, so that thinner wire is more advantageous. For high-performance application, partially double pitch structure for local and intermediate layers is advantageous. For high-reliability requirement, CuAl-alloy or CoWP cap-metal is quite effective for boosting reliability.

本文言語English
ホスト出版物のタイトルIEEE International Electron Devices Meeting, 2005 IEDM - Technical Digest
ページ1022-1025
ページ数4
出版ステータスPublished - 2005
外部発表はい
イベントIEEE International Electron Devices Meeting, 2005 IEDM - Washington, DC, MD, United States
継続期間: 2005 12月 52005 12月 7

出版物シリーズ

名前Technical Digest - International Electron Devices Meeting, IEDM
2005
ISSN(印刷版)0163-1918

Conference

ConferenceIEEE International Electron Devices Meeting, 2005 IEDM
国/地域United States
CityWashington, DC, MD
Period05/12/505/12/7

ASJC Scopus subject areas

  • 電子材料、光学材料、および磁性材料
  • 凝縮系物理学
  • 電子工学および電気工学
  • 材料化学

フィンガープリント

「Chip-level performance maximization using ASIS (Application-specific Interconnect Structure) wiring design concept for 45 nm CMOS devices」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。

引用スタイル