TY - GEN
T1 - Effects of critically damped total PDN impedance in chip-package-board co-design
AU - Kobayashi, Ryota
AU - Kubo, Genki
AU - Otsuka, Hiroki
AU - Mido, Tatsuya
AU - Kobayashi, Yoshinori
AU - Fujii, Hideyuki
AU - Sudo, Toshio
PY - 2012/12/12
Y1 - 2012/12/12
N2 - As CMOS LSIs operate at higher clock frequency and at lower supply voltage, power integrity is becoming a critical issue to maintain digital electronic systems more stable. Power supply fluctuation excited by core circuits or I/O circuits induces logic instability and electromagnetic radiation. Therefore, total impedance of power distribution network (PDN) must be taking into consideration in the chip-package-board co-design. Especially, anti-resonance peaks in the PDN due to the parallel combination of on-chip capacitance and package inductance induces the unwanted power supply fluctuation, and results in the degradation of signal integrity and electromagnetic interference (EMI). In this paper, effects of critical damping condition for the total PDN impedance on power supply noise has been studied by designing different on-chip PDN properties. The measured power supply noises for the four test chips successfully showed typical characteristics of 3 different regions. The critical damping condition against the anti-resonance peak has been proved to be effective to suppress the power supply noise on a chip.
AB - As CMOS LSIs operate at higher clock frequency and at lower supply voltage, power integrity is becoming a critical issue to maintain digital electronic systems more stable. Power supply fluctuation excited by core circuits or I/O circuits induces logic instability and electromagnetic radiation. Therefore, total impedance of power distribution network (PDN) must be taking into consideration in the chip-package-board co-design. Especially, anti-resonance peaks in the PDN due to the parallel combination of on-chip capacitance and package inductance induces the unwanted power supply fluctuation, and results in the degradation of signal integrity and electromagnetic interference (EMI). In this paper, effects of critical damping condition for the total PDN impedance on power supply noise has been studied by designing different on-chip PDN properties. The measured power supply noises for the four test chips successfully showed typical characteristics of 3 different regions. The critical damping condition against the anti-resonance peak has been proved to be effective to suppress the power supply noise on a chip.
UR - http://www.scopus.com/inward/record.url?scp=84870655575&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=84870655575&partnerID=8YFLogxK
U2 - 10.1109/ISEMC.2012.6351674
DO - 10.1109/ISEMC.2012.6351674
M3 - Conference contribution
AN - SCOPUS:84870655575
SN - 9781467320610
T3 - IEEE International Symposium on Electromagnetic Compatibility
SP - 538
EP - 543
BT - EMC 2012 - 2012 IEEE International Symposium on Electromagnetic Compatibility, Final Program
T2 - 2012 IEEE International Symposium on Electromagnetic Compatibility, EMC 2012
Y2 - 5 August 2012 through 10 August 2012
ER -