抄録
A high-speed and high-coding-gain Viterbi decoder LSI with low power consumption is developed using CMOS master-slice LSI. By employment of the SST (scarce state transition) scheme, this LSI achieves a good Pε performance (4-2 dB net coding gain at Pε = 1 x 10-6), drastic reduction of power consumption and number of gates with low development costs.
本文言語 | English |
---|---|
ページ(範囲) | 491-493 |
ページ数 | 3 |
ジャーナル | Electronics Letters |
巻 | 22 |
号 | 9 |
DOI | |
出版ステータス | Published - 1986 1月 1 |
外部発表 | はい |
ASJC Scopus subject areas
- 電子工学および電気工学