TY - JOUR
T1 - Novel Viterbi Decoder VLSI Implementation and its Performance
AU - Kubota, Shuji
AU - Kato, Shuzo
AU - Ishitani, Tsunehachi
PY - 1993/8
Y1 - 1993/8
N2 - This paper presents an advanced, high-speed, and universal-coding-rate Viterbi decoder VLSI implementation. Two novel circuit design schemes have been proposed: “scarce state transition (SST)” and “direct high-coding-rate convolutional code generation and variable-rate Viterbi decoding.” SST makes it possible to omit the final decision circuit and to reduce the required path memory length without degrading Pe performance. Moreover, the power consumption of the SST Viterbi decoder is significantly reduced when implemented as a CMOS devices. These features overcome the speed limits of high-speed and high-coding-gain Viterbi decoder VLSI’s in the rate one-half mode imposed by the thermal limitation. Moreover, the proposed direct high-coding-rate convolutional code generation and variable-rate Viterbi decoding scheme make it possible to realize a simple and variable coding-rate forward-error-correction circuit by changing only the branch metric calculation ROM tables. By employing these schemes, high-speed (25 Mb/s) and universal-coding-rate Viterbi decoder VLSI’s have been developed. Experimental results employing developed Viterbi decoder VLSI’s confirm satisfactoryPe performance and high operation speeds under various conditions, for example, AWGN, cochannel interference, and adjacent channel interference environments.
AB - This paper presents an advanced, high-speed, and universal-coding-rate Viterbi decoder VLSI implementation. Two novel circuit design schemes have been proposed: “scarce state transition (SST)” and “direct high-coding-rate convolutional code generation and variable-rate Viterbi decoding.” SST makes it possible to omit the final decision circuit and to reduce the required path memory length without degrading Pe performance. Moreover, the power consumption of the SST Viterbi decoder is significantly reduced when implemented as a CMOS devices. These features overcome the speed limits of high-speed and high-coding-gain Viterbi decoder VLSI’s in the rate one-half mode imposed by the thermal limitation. Moreover, the proposed direct high-coding-rate convolutional code generation and variable-rate Viterbi decoding scheme make it possible to realize a simple and variable coding-rate forward-error-correction circuit by changing only the branch metric calculation ROM tables. By employing these schemes, high-speed (25 Mb/s) and universal-coding-rate Viterbi decoder VLSI’s have been developed. Experimental results employing developed Viterbi decoder VLSI’s confirm satisfactoryPe performance and high operation speeds under various conditions, for example, AWGN, cochannel interference, and adjacent channel interference environments.
UR - http://www.scopus.com/inward/record.url?scp=0027641448&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=0027641448&partnerID=8YFLogxK
U2 - 10.1109/26.231960
DO - 10.1109/26.231960
M3 - Article
AN - SCOPUS:0027641448
SN - 1558-0857
VL - 41
SP - 1170
EP - 1178
JO - IEEE Transactions on Communications
JF - IEEE Transactions on Communications
IS - 8
ER -