Power gating for FDSOI using dynamically body-biased power switch

Yuichi Kumagai, Masaru Kudo, Kimiyoshi Usami

研究成果: Conference contribution

抄録

We propose a Dynamically Biased Multi Threshold CMOS (DBMT) technique for power gating in FDSOI. In DBMT, effective threshold voltage of a high-Vt power switch transistor is lowered by forward body biasing (FBB) to improve performance at the operation, while it is raised by reverse body biasing (RBB) to further reduce leakage in the sleep state. We applied this technique to a 32-bit multiplier circuit of an experimental CPU Geyser-1 in which the multiplier is power gated at run time in a fine-grained manner during the CPU operation [1]. Simulated results in 65nm FDSOI with thin BOX revealed that the area of the power switch (PS) in DBMT technique can be reduced by 55% as compared to the conventional MTCMOS when suppressing the delay increase due to PS insertion within 10%. DBMT reduces leakage energy of the multiplier considering the energy overhead by up to 55% as compared to the MTCMOS when running application programs.

本文言語English
ホスト出版物のタイトルEUROSOI-ULIS 2015 - 2015 Joint International EUROSOI Workshop and International Conference on Ultimate Integration on Silicon
出版社Institute of Electrical and Electronics Engineers Inc.
ページ221-224
ページ数4
ISBN(電子版)9781479969111
DOI
出版ステータスPublished - 2015 3月 18
イベント2015 Joint International EUROSOI Workshop and International Conference on Ultimate Integration on Silicon, EUROSOI-ULIS 2015 - Bologna, Italy
継続期間: 2015 1月 262015 1月 28

出版物シリーズ

名前EUROSOI-ULIS 2015 - 2015 Joint International EUROSOI Workshop and International Conference on Ultimate Integration on Silicon

Other

Other2015 Joint International EUROSOI Workshop and International Conference on Ultimate Integration on Silicon, EUROSOI-ULIS 2015
国/地域Italy
CityBologna
Period15/1/2615/1/28

ASJC Scopus subject areas

  • 電子工学および電気工学

フィンガープリント

「Power gating for FDSOI using dynamically body-biased power switch」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。

引用スタイル