Ultra-low-power-consumption high-speed GaAs 256/258 dual-modulus prescaler IC

T. Maeda, Sh Wada, M. Tokushima, M. Ishikawa, J. Yamazaki, M. Fujii

研究成果: Paper査読

3 被引用数 (Scopus)

抄録

This paper describes a GaAs divide-by-256/258 dual-modulus static prescaler IC. The prescaler has a pulse swallow counter-type architecture and quasi-differential switch flip-flop (QD-FF) as its basic circuit architecture. For the input buffer circuit, we have developed a circuit that we call a source coupled push-pull circuit (SCC), which can generate high-frequency complementary signals from a single phase signal at a low supply voltage. The IC operates at up to 14.5 GHz with a power consumption of 22 mW. The power consumption is 1/100 that of a previously reported prescaler.

本文言語English
ページ[d]175-178
出版ステータスPublished - 1997 12月 1
外部発表はい
イベントProceedings of the 1997 19th Annual IEEE Gallium Arsenide Integrated Circuit Symposium - Anaheim, CA, USA
継続期間: 1997 10月 121997 10月 15

Other

OtherProceedings of the 1997 19th Annual IEEE Gallium Arsenide Integrated Circuit Symposium
CityAnaheim, CA, USA
Period97/10/1297/10/15

ASJC Scopus subject areas

  • 電子工学および電気工学

フィンガープリント

「Ultra-low-power-consumption high-speed GaAs 256/258 dual-modulus prescaler IC」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。

引用スタイル